# Tracking particles in space and time Besides a few indirect signals of new physics, particle physics today faces an extraordinary drought. We need to cross an **energy-cross section** desert to reach the El-dorado of new physics. Very little help in the direction of this path is coming from nature, the burden is on the accelerator and experimental physicists to provide the means for this crossing. Timing is one of the enabling technologies to cross the desert # The effect of timing information The inclusion of track-timing in the event information has the capability of changing radically how we design experiments. Timing can be available at different levels of the event reconstruction, in increasing order of complexity: - Timing in the event reconstruction Timing layers - this is the easiest implementation, a layer ONLY for timing - Timing at each point along the track → 4D tracking - tracking-timing - 3) Timing at each point along the track at high rate → 5D tracking - Very high rate represents an additional step in complication, very different read-out chip and data output organization # Preamble: simulator Weightfield2 Available at: http://personalpages.to.infn.it/~cartigli/Weightfield2/Main.html It requires Root build from source, it is for Linux and Mac. It will not replace TCAD, but it helps in understanding the sensors response # Weightfield2 #### Highlights: - It is completely open source - it's fast - It generates the signal from several sources (MIP, alpha, lasers..) - Runs in batch mode writing output files - It loads/save configurations - It has basics electronics simulation #### It crashes occasionally How to use it: Obtain the last version from http://personalpages.to.infn.it/~cartigli/Weightfield2/Main.html - 1)From the <u>download</u> page, get the latest version - 2) Unzip it and then type: - 3) Make or 3-bis) make -f Makefile\_MacOS10.13\_root6 - 4)./weightfield # Nicolo Cartiglia, INFN, Torino – Tracking in 4D ### Current situation at LHC: no real need for timing # Is timing really necessary at HL-LHC? The research into 4D tracking is strongly motivated by the HL-LHC experimental conditions: 150-200 events/bunch crossing #### According to CMS simulations: - Time RMS between vertexes: 153 ps - Average distance between two vertexes: 500 um - Fraction of overlapping vertexes: 10-20% - Of those events, a large fraction will have significant degradation of the quality of reconstruction At HL-LHC: Timing is equivalent to additional luminosity # One extra dimension: tracking in 4Dimension Timing complements tracking in the correct reconstruction of the events # Timing at each point along the track - → Massive simplification of patter recognition, new tracking algorithms will be faster even in very dense environments - → Use only "time compatible points" # Where do we place a single timing layer? The tracking community thinks it is a wonderful idea, clearly to be implemented outside the tracker volume, in front of the calorimeter The calorimeter community thinks it is a wonderful idea, clearly to be implemented far from the calorimeter, in the tracker volume We are now in contact with the muon community.... # Silicon time-tagging detector (a simplified view) #### Time is set when the signal crosses the comparator threshold The timing capabilities are determined by the characteristics of the signal at the output of the pre-Amplifier and by the TDC binning. Strong interplay between sensor and electronics ### Good time resolution needs very uniform signals Signal shape is determined by Ramo's Theorem: Figure: Electron and hole velocities vs. the electric field strength in silicon. The key to good timing is the uniformity of signals: Drift velocity and Weighting field need to be as uniform as possible Basic rule: parallel plate geometry # Time resolution Subleading, ignored here $$\sigma_t^2 = \left(\frac{Noise}{dV/dt}\right)^2 + (\Delta ionization)^2 + (\Delta shape)^2 + (TDC)^2$$ Usual "Jitter" term Here enters everything that is "Noise" and the steepness of the signal Need large dV/dt Amplitude variation, corrected in electronics parallel plate geometry #### **Shape variations:** non homogeneous energy deposition # Signal formation in silicon detectors We know we need a large signal, but how is the signal formed? #### What is controlling the slew rate? $$\frac{\mathrm{dV}}{\mathrm{dt}} \propto ?$$ A particle creates charges, then: - The charges start moving under the influence of an external field - The motion of the charges induces a current on the electrodes - The signal ends when the charges reach the electrodes # What is the signal of one e/h pair? (Simplified model for pad detectors) Let's consider one single electron-hole pair. The integral of the current is equal to the electric charge, q: $$\int [i_{el}(t)+i_{h}(t)]dt = q$$ However the shape of the signal depends on the thickness d: thinner detectors have higher slew rate # Large signals from thick detectors? (Simplified model for pad detectors) Thick detectors have higher number of charges: $Q_{tot} \sim 75 \ q^*d$ However each charge contributes to the initial current as: $$i \propto qv \frac{1}{d}$$ **The initial current** for a silicon detector does not depend on how thick (d) the sensor is: $$i = Nq \frac{k}{d} v = (75dq) \frac{k}{d} v = 75kqv \sim 1 - 2*10^{-6} A$$ Number of e/h = 75/micron velocity Weighting field velocity # Summary "thin vs thick" detectors (Simplified model for pad detectors) Thick detectors have longer signals, not higher signals We need to add gain # Nicolo Cartiglia, INFN, Torino – Tracking in 4D ### Gain needs E ~ 300kV/cm. How can we do it? 1) Use external bias: assuming a 50 micron silicon detector, we need $V_{bigs} = \sim 600 - 700 V$ Difficult to achieve 2) Use Gauss Theorem: $$\sum q = 2\pi r * E$$ $E = 300 \text{ kV/cm} \rightarrow q \sim 10^{16} \text{ /cm}^3$ Need to have 10<sup>16</sup>/cm<sup>3</sup> charges !! # Standard vs Low Gain Avalanche Diodes (INFN) Ultra fast Silicon detector #### The LGAD sensors, as proposed and manufactured by CNM (National Center for Micro-electronics, Barcelona): #### High field obtained by adding an extra doping layer E ~ 300 kV/cm, closed to breakdown voltage # Fields in UFSD and PiN sensors **Gain happens when** the E<sub>field</sub> is near the critical values Two methods to increase Efield: - 1. Gain layer - 2. Bias - → Gain due to Interplay between gain layer and bias **UFSD** sensors One method to increase Efield: 1. Bias Standard Silicon sensor ### Gain layer position: a detail of great importance Different producers use different designs Latest HPK R&D prod. has delivered several different types of implant, both rather deep. Is this good or bad? In a parallel plate capacitor, the field ${\bf E}$ does not depend on the distance ${\bf d}$ , only on the charge ${\bf Q}$ → If depth increases, doping should decrease to keep the same gain # How gain shapes the signal #### Gain electron: absorbed immediately #### Gain holes: long drift home Electrons multiply and produce additional electrons and holes. - Gain electrons have almost no effect - Gain holes dominate the signal - → No holes multiplications # Interplay of gain and detector thickness The rate of particles produced by the gain does not depend on d (assuming saturated velocity $v_{sat}$ ) #### Constant rate of production However the initial value of the **gain current depends on d** (via the weighing field) $$di_{gain} \propto dN_{Gain}qv_{sat}(\frac{k}{d})$$ $\rightarrow$ Gain current ~ 1/d A given value of gain has much more effect on thin detectors # Nicolo Cartiglia, INFN, Torino – Tracking in 4D # Gain current vs Initial current $$\frac{di_{gain}}{i} \propto \frac{dN_{Gain}qv_{sat}}{kqv_{sat}} = \frac{75(v_{sat}dt)Gqv_{sat}}{kqv_{sat}} \stackrel{k}{=} \frac{G}{d}dt$$ $$\Rightarrow Go thin!!$$ Significant improvements in time resolution require thin detectors # Gain and Signal current $$\frac{dV}{dt} \propto \frac{G}{d}$$ The rise time depends only on the sensor thickness ~ 1/d ### Ultra Fast Silicon Detectors # UFSD are LGAD detectors optimized to achieve the best possible time resolution #### **Specifically:** - 1. Thin to maximize the slew rate (dV/dt) - 2. Parallel plate like geometries (pixels..) for most uniform weighting field - 3. High electric field to maximize the drift velocity - 4. Highest possible resistivity to have uniform E field - 5. Small size to keep the capacitance low - 6. Small volumes to keep the leakage current low (shot noise) # **UFSD** Multi-pad sensors Basic building block for a generic UFSD sensor. Vendors use proprietary technical variations HV = -200V Many years of R&D to define the best geometry #### Physical limit to time precision: Non-Uniform Energy deposition #### Fluctuations in ionization cause two major effects: - Amplitude variations, that can be corrected with time walk compensation - For a given amplitude, the charge deposition is non uniform. These are 3 examples of this effect: # UFSD time resolution summary The UFSD advances via a series of productions. For each thickness, the goal is to obtain the intrinsic time resolution #### **Achieved:** - 20 ps for 35 micron - 30 ps for 50 micron Comparison WF2 Simulation - Data Band bars show variation with temperature (T = -20C - 20C), and gain (G = 20 -30) # UFSD time resolution UFSD from Hamamatsu: 30 ps time resolution, Value of gain ~ 20 # UFSD group: FBK – Trento Uni – INFN-To **UFSD1: 300-micron.** First LGAD production at FBK. Gain layer study, edges UFSD2: 50-micron. Very successful, good gain and overall behavior, excellent time resolution. Gain layer doping: Boron, Gallium, Boron + Carbon, Gallium+Carbon **UFSD3: 50-micron**, produced with the stepper, many Carbon levels, small dead space UFSD2 UFSD3 # Irradiation effects #### Irradiation causes 3 main effects: - Decrease of charge collection efficiency due to trapping - Gain layer disappearance - Increased leakage current, shot noise # (1) Charge Collection efficiency Traditionally, the e/h lifetimes decreases as a function of the fluence: $$Q(\emptyset) = Q(0)e^{-t/\tau} \qquad \tau = 1/(\beta\emptyset)$$ → For some unknown reason, after an initial decrease, the lifetime in thin sensors remains constant This is a common problem in our understanding of how Silicon sensors work: Silicon sensors after heavy irradiation behaves better than what is expected by extrapolating from lower fluence data # (2) Gain in irradiated sensors The gain decreases with fluence. Why? To some extent, the gain layer disappearance might be compensated by increasing the bias voltage # Nicolo Cartiglia, INFN, Torino – Tracking in 4D # Gain layer de-activation **Unfortunate fact:** irradiation de-activate p-doping removing Boron from the reticle $$N(\emptyset) = N(\mathbf{0}) * e^{-c\emptyset}$$ #### **Boron** Radiation creates interstitial defects that inactivate the Boron: Si i + B s Si s + B i Two possible solutions: 1) use Gallium, 2) Add Carbon #### Gallium From literature, Gallium has a lower possibility to become interstitial #### Carbon Interstitial defects filled with Carbon instead of with Boron and Gallium # Is the Boron still there? Yes, the Boron is still there, but it is not active any more... Instead of being "substitutional" (i.e. in the place of a Silicon atom) is "interstitial" (i.e. In the middle of the lattice, not electrically active) # Nicolo Cartiglia, INFN, Torino – Tracking in 4D # Initial acceptor (Boron) removal Density of the boron doping vs irradiation: # Study of radiation resistance - 1) Gallium is actually is not more rad-hard than Boron - 2) Carbon addition works really well, increasing by a factor of 2-3 the radiation hardness # Gain vs gain layer doping Unfortunately, the gain is very sensitive to the doping level # FBK and Hamamatsu time resolution # (3) Noise in irradiated sensors Time resolution in LGAD is determined by jitter and charge non uniformity: $$\sigma_t^2 = \left(\frac{N}{dV/dt}\right)^2 + \sigma_{Non\ Uniform\ Ionization}^2$$ The jitter term contains electronic noise and Current noise: $$Jitter = \frac{\sqrt{N_{el}^2 + N_{Current \ Noise}^2}}{dV/dt}$$ Current noise: noise due to the combination of - High leakage current → Shot Noise ### Current noise in UFSD $$i_{Shot}^2 = 2eI_{Det} = 2e\left[I_{Surface} + (I_{Bulk} + I_{Signal})M^2F\right]$$ $$F = Mk + \left(2 - \frac{1}{M}\right)(1 - k)$$ $$F \sim M^{x}$$ k = e/h ionization rate x = excess noise index M = gain Excess noise factor: Correction factor to the standard Shot noise, due to the noise of the multiplication mechanism # The role of the excess noise factor # Excess noise factor: noise of the multiplication process $$F = Mk + \left(2 - \frac{1}{M}\right)(1 - k)$$ $$F \sim M^x$$ k = e/h ionization rate x = excess noise index M = gain **Current noise is actually dominated by the excess noise factor**: at gain = 20 the excess noise factor more than doubles the shot noise without it # Noise increase as a function of fluence and gain Data and model look similar. Goal: the noise from Silicon current should stay below that of the electronics # Current noise and Jitter The Jitter, instead of decreasing, is becoming constant due to the contribution of the current noise. # Effect of Temperature: excellent Trackers normally are kept at low temperature, ~ -30 C - More gain due to longer mean path between collisions - Less noise, the leakage current is lower (a factor of 2 every 7 C # Electronics To fully exploit UFSDs, dedicated electronics needs to be designed. # 50 um UFSD signals ## Electronics: What is the best pre-amp choice? # Nicolo Cartiglia, INFN, Torino - UFSD - CERN Detector Seminar 🌉 # Interplay of $T_{Col}$ and $\tau = R_{in} C_{Det}$ There are two time constants at play: - T<sub>Col</sub>: the signal collection time (or equivalently the rise time) - $\tau = R_{in} C_{Det}$ : the time needed for the charge to move to the electronics $\tau/T_{Col}$ increases $\rightarrow$ dV/dt decreases → Smoother current Need to find the optimum balance # The players: signal, noise and slope Signal dV/dt Landau Noise Shot Noise Electronic Noise The current rise time (t<sub>Cur</sub>) The RC circuit (t<sub>RC</sub>) Amplifier rise time (t<sub>Amp</sub>) There are 3 quantities determining the output rise time after the amplifier: - 1. The signal rise time ( $t_{\sf Cur}$ ) - 2. The RC circuit formed by the detector capacitance and the amplifier input impedance ( $t_{RC}$ ) - 3. The amplifier rise time $(t_{Amp})$ # Time walk **Time walk:** the voltage value V<sub>th</sub> is reached at different times by signals of different amplitude In order to correct for this effect we need to measure the signal amplitude # After the preamp: What is the best "time measuring" cir #### **Constant Fraction Discriminator** The time is set when a fixed fraction of the amplitude is reached #### Time over Threshold The amount of time over the threshold is used to correct for time walk #### Multiple sampling Most accurate method, needs a lot of computing power. # A complete chip # Integrator or current amplifier? - integrators work best with signals that are of the same length of their integration time - Current amplifiers work best with very fast signals # From one pad to a Timing Layer We have produced thousands of UFSDs, with many shapes, thicknesses, gains etc.. We know very well how a single pads and Are we able to produce a full large tracke small array work, however.... - Uniformity - Fill factor # K # ATLAS-CMS path to construction #### Key topics to be addressed: - 1. Radiation hardness: time resolution and operating conditions - > Spoiler: the situation looks reasonable - 2. Highest possible fill factor: dead area between pads - 3. Multi pad sensors: pad isolation, breakdown voltage - 4. Large area: yield, cost - 5. ~ 30 ps time resolution at the end of HL\_LHC lifetime - > 35-micron thick option - Looks reasonable, it is a "read-out chip" problem 0.65 cm ATLAS # ETL: Endcap Timing Layer A circle obtained with long staves #### ~ 16000 sensors: - 2x4 cm<sup>2</sup> --- small sensors - Thickness of active area: 40-50 microns - Pad size: 1.3 x 1.3 mm<sup>2</sup> (512 pads) # Wafer uniformity and sensor yield Overall, very good uniformity and yield from HPK and FBK. This is great news in view the production for CMS and ATLAS Table 3.4: Summary of the uniformity studies on the latest sensor productions. | Foundries | Sensor type | # Sensor tested | # Warm pads | # Hot pads | Comments | |-----------|-------------|-----------------|-------------|------------|-------------| | FBK | 4x24 pads | 152 | 14 (0.1%) | 0 | bias = 100V | | FBK | 5x5 pads | 23 | 4 (0.7%) | 0 | bias = 300V | | HPK | 4x24 | 15 | 20 (1.3%) | 0 / | bias = 250V | # Fill factor The fill factor is mainly determined by the inactive gap between sensors. Current measured gap size: - ~ 70 micron for CNM - ~ 100 micron for HPK - ~ 70 micron for FBK This gap affects directly the detector acceptance as we have only one layer: a 70 micron gap corresponds to a 91% fill factor Goal: 30 micron gap = 96% fill factor Currently under study, looks possible... # Fill factor: optimization of current design The gap is due to **two components**: - 1) Adjacent gain layers need to be isolated (JTE & p-stop) - 2) Bending of the E field lines in the region around the JTE area Both under optimization Different junction termination/p-stop design > CMS Goal: 30 micron gap = 96% fill factor # Fill factor in CMS: higher than 85% | Foundries | No-gain distance [μm] | Comments | |-----------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | CNM | 100 | The latest production with smaller distances has very high leakage current and cannot be used. A new production is expected in August 2019 | | FBK | 40,70 | In the latest production much smaller distances were attempted but the sensors go into early breakdown. A dedicated new production is expected in April 2019. | | HPK | 75, 90, 135 | Even the shortest separation works well, most likely HPK can obtain even smaller distances. | # Our TDR stated goal is to have a fill factor of 85% per layer (1.3 x 1.3 mm<sup>2</sup> pad ) - 5% comes from the sensors placements - 2-3 % dead area comes from the butting of sensors in the module - 7-8% comes from the no-gain area - → Keep no-gain distance below 40-50 um Not achieved yet # Fill factor solution: trenches **Trenches** (the same technique used in SiPM): - No pstop, - No JTE → no extra electrode bending the field lines. JTE + p-stop design Trench design #### Trench isolation technology - Typical trench width < 1 um</li> - Max Aspect ratio: 1:20 - Trench filling with: SiO<sub>2</sub>, Si<sub>3</sub>N<sub>4</sub>, PolySi CMM CENTRE FOR MATERIALS AND MICROSYSTEMS # ASIC for Timing application It is difficult to develop a read-out board that reads a few pads with good timing precision It is much more difficult to develop a chip to read ~ 100 channels Very difficult mixed environments, precise analog with digital part And: - keep the power consumption low: ALTIROC chip for the ATLAS timing layer: 2.5 mW/mm2 Only 0.5 mA for the front end (< 1 mW), almost impossible If used in CMS (sensors ~8 m2 per side ) → 20 kW!! Very large</li> - The noise scales as C<sub>Detector</sub>/Q<sub>signal</sub>, need to keep the pads small # From a Timing Layer to a 5D tracker Imagine tracking with ~ 1000-2000 tracks @ 40 MHz crossing This situation is the pinnacle of complications.. # 5D tracking: sensors and electronics Let's consider a normal size pixel: 100 x 100 micron Can we fit the electronics? - → the preamplifier does not scale with the technological node, - → memory and TDC do. **Example:** TDC evolution 5D tracking requires either 65nm or 28nm electronics # 5D tracking: read-out and algorithms Let's suppose we have the sensors and the read-out chip: - our job might be over - → lot's of other people need to work hard... Taking advantage of 5D tracking requires a very complex backend: Very fast data transfer Real-time tracking requires the development of specific 4D tracking algorithms. → Sometimes called "retina", being pursued by several groups. # R&D in the next 5 years #### Reduce material budget: Thin LGAD on ribs #### Reduce dead area between pads: Trench design # Alternatives Silicon Sensors for timing - 3D sensors for timing - Resistive Silicon Detectors - Monolithic timing sensors # 3D sensors for timing applications 3D sensors enjoy good performance even at fluences $\phi \sim 10^{16} \text{ n/cm}^2$ Can they be used in 4D-tracking? Can diamond 3D work? In their "column" geometry, they cannot, the Efield is not uniform enough However, using trenches gives a parallel plate geometry, and a weighting field ~ 1/d → Insensitive to non-uniform charge deposition GOOD! #### Challenges: - Position dependent current shape - Strong signal reduction with irradiation # Nicolo Cartiglia, INFN, Torino – Tracking in 4D # Fill factor solution 2: Resistive electrode The signal is frozen on the resistive sheet, and it's AC coupled to the - → 100% fill factor - → Segmentation is achieved via AC coupling The AC read-out sees only a small part of the sensor: small capacitance and small leakage current. # R&D: Can we use Monolithic technology? # Summary and outlook Timing layers, 4D- and 5D- tracking are being developed for the next generation of experiments It is a challenging and beautiful developments, that requires a collective effort to succeed. There is no "one technology fits all": depending on segmentation, precision, radiation levels and other factors the best solution changes. It would be great if in our journey we stumble upon a highway, to take us out of the desert http://personalpages.to.infn.it/~cartigli/NC\_site/UFSD\_References.html # Two examples of UFSD and read-out chips Single pad + TOFFEE Multipad + TDCPix # Bonus material # TOFFEE: a chip for timing application #### The channel architecture | Technology | CMOS 110 nm | |----------------------|--------------| | Channels | 8 | | Sensor capacitance | 2-10 pF | | Input dynamic range | 3 fC - 60 fC | | Analog gain | 7 mV/fC | | GBW | 14 GHz | | RMS noise (C=6pF) | 800 μV | | Discriminator output | 2 – 14 ns | | Power consumption | 18 mW/ch | | AVDD/DVDD | 1.2 V/2.5 V | **LVDS** LVDS driver Stretcher LVDS **OUTPUT** The LVDS output is meant for time digitization with HPTDC (rising and falling edges). A Strecher is required. Beam test at CERN north area # TOFFEE: beam test results TOFFEE is the first version of a multipurpose 8-channel chip with Time-over-Threshold time-walk correction. It achieves a resolution of 55 ps, including the digital part. # TOFFEE, Data with HPK, 50-micron Resolution vs Bias # Multi-pad sensors: TDCpix & FBK-UFS Bump-bonded NA62 TDCpix ROC to FBK-UFSD sensor NA62 ROC: 40x45 pads, each $300x300 \mu m^2$ (1800 pads) - More than 99% of pads working - Same voltage behavior as single pad: breakdown above 280 V First example of 4D tracking! Hit map UESD2 UESD2 Bias = 280V run = 3 # Special Tools: TCT TCT Setup in Torino #### Particulars TCT setup: - IR pulsed **laser** (1060 nm) $\rightarrow$ **10-15 µm spot** - xy-stage with sub-µm precision - Stage control and DAQ via Labview software - Automatic xy-scan + Small laser spot: - → Very precise mapping of the DUT # Special Tools: Thermal Camera # Hamamatsu C11090-22B - The camera is mounted on a probe station - 2 pictures of the sensor are taken: - A conventional picture taken with an external source of light - A picture taken in complete darkness (probe station closed) with the DUT in BD - → The 2 pictures are then overlapped to show in which area the hot spots come out We focused on the corners of the inactive area F. Siviero, INFN Torino # Not so good design: current hot spot F. Siviero, INFN Torino